## Final Project Report

#### 1. Abstract

The Coen 122 final project task was to construct and design a structural model of a pipelined CPU with 13 instructions using Verilog. Given SCU ISA(SCU Instruction set architecture) we were supposed to design a working 32-bit pipeline CPU. We achieved this by breaking down the lab into individual parts and combining modules together to test the project with a test-bench. We were also able to learn how to construct these units in Verilog throughout each lab to gain a better understanding of how each piece connects with each other to perform more complex instructions. As a result, we were able to construct a working Pipeline CPU.

# 2. Detailed Description of CPU - Include final datapath and control truth table



The CPU updates through the positive edge and negative of the clock which works on the PC module and the address is also kept track of which feeds into the Instruction Memory. The IF/ID buffer will hold the IM and the original PC address in case of a jump instruction. Following the IF/ID buffer, data is fed into the register, immediate generator, control unit, and next buffer. The Register unit will take in the addresses of registers from the instructions and spit out data into the

ID/EX buffer. The control also feeds data into the ID/EX buffer as well. The immediate generator also transmutes the given data and feeds into the ID/EX buffer. Next, the ID/EX buffer feeds various control signals into different units and muxes. In this stage, we have data memory and ALU. The ALU will feed back and decide if we have to jump through a segment of OR and AND gates, and mux control. The data memory will feed its data into both the mux and next buffer. Lastly, the EX/WB buffer has two control signals and feeds two signals, one into a mux that goes into write data; the other into the write reg.

## **Truth Table**

| Instruction | Opco<br>de | Regw<br>rite | memt<br>oReg | pcto<br>ALU | immt<br>oAL<br>U | branc<br>hN | branc<br>hZ | jump | jump<br>Mem | mem<br>Read | mem<br>Write | aluO<br>p |
|-------------|------------|--------------|--------------|-------------|------------------|-------------|-------------|------|-------------|-------------|--------------|-----------|
| NOP         | 0000       | 0            | 0            | 0           |                  | 0           | 0           | 0    | 0           | 0           | 0            | 0100      |
| Store       | 0011       | 0            | 0            | 0           | 0                | 0           | 0           | 0    | 0           | 0           | 1            | 0100      |
| Add         | 0100       | 1            | 0            | 0           | 0                | 0           | 0           | 0    | 0           | 0           | 0            | 0000      |
| Increment   | 0101       | 1            | 0            | 0           | 1                | 0           | 0           | 0    | 0           | 0           | 0            | 0001      |
| Negate      | 0110       | 1            | 0            | 0           | 0                | 0           | 0           | 0    | 0           | 0           | 0            | 0010      |
| Subtract    | 0111       | 1            | 0            | 0           | 0                | 0           | 0           | 0    | 0           | 0           | 0            | 0011      |
| Jump        | 1000       | 0            | 0            | 0           | 0                | 0           | 0           | 1    | 0           | 0           | 0            | 0100      |
| Branch if Z | 1001       | 0            | 0            | 0           | 0                | 0           | 1           | 0    | 0           | 0           | 0            | 0100      |
| JumpMem     | 1010       | 0            | 0            | 0           | 0                | 0           | 0           | 0    | 1           | 1           | 0            | 0100      |
| Branch if N | 1011       | 0            | 0            | 0           | 0                | 1           | 0           | 0    | 0           | 0           | 0            | 0100      |
| Load        | 1110       | 1            | 1            | 0           | 0                | 0           | 0           | 0    | 0           | 1           | 0            | 0100      |
| Save PC     | 1          | 0            | 1            | 1           | 0                | 0           | 0           | 0    | 0           | 0           | 0            | 0001      |

# 3. Simulation Verification

Below are a few waveforms and descriptions for the operation of at least two different instructions and a waveform and description for the sum calculation

```
assign instructions[1] = 32'b010100001000010000000000000011; //x1, x2, 3 increment assign instructions[3] = 32'b0110000010011100000000000000000; //negate //rd: 2, rs: 11
```





#### Sum // sum, rd, rs, rt

Adds values from memory[x rs] up to memory[xrs+xrt-1], stores result in x rd

#### **Sum Waveforms**





4. Assembly Code for sum calculation

### Assumptions:

- X0:0
- X2: base of A
- X3 : n 1 for n > = 1
- X4 : planned to be the Summation
- X5: address of a\_n
- X9: address of 1st element in loop; branch address

#### Instructions:

```
SUB x4, x4, x4 // x4 = 0
ADD x5, x2, x3 // x5 = x2 + (n - 1)
SVPC X9, 1 // adds 1 to the current PC so it goes to the next instruction
LD x6, x2 // x6 = mem[x2]
ADD X4, X4, X6 // x4 += x6
INC X2, X2, 1 // x2 += 1
SUB X8, X2, X5 // comparing i to the address of A[n-1]
BRN X9 // branch to address stored in x9, continues next iteration if negative STOP
```

# 5. Estimate of Running Time for sum calculation

Using the component delays defined in the lab handout, we formed a rough estimate for the number of cycles and the running time required for the execution of the sum assembly code

5\*12 = 60 + 4 NOPs = 64 cycles \* 10 ns/cycle

Total time: 640 ns

